The SPI Master Controller IP provides a bridge between LMMI/AHB-Lite/APB interface and standard external SPI bus interface.
LIFCL-40, LIFCL-33, LIFCL-17, LFD2NX-40, LFD2NX-17, LFCPNX-50, LFCPNX-100, LFMXO5-25, LFMXO5-55T, LFMXO5-100T, UT24C40, UT24CP100, LAV-AT-500E
1.4.1 |
Updated to remove glitch in SS line when using SPI ENABLE register and Slave Select Pulse Mode = Non Pulse |
1.4.0 |
Added Avant support. |
1.3.1 |
Added SPI Enable Register attribute (unchecked by default). |
1.3.0 |
Added IP driver and Propel 2.2 support. Added SPI Enable Register. Changed Clock Prescaler lower limit from 1 to 2. |
1.2.0 | Added LFMXO5 support. |
1.1.0 | Added LFCPNX support. |
1.0.2 |
Desired SCLK Frequency maximum value is now 'System Clock Frequency'/2. Reduced APB/AHB-Lite read latency from 2 to 1. |
1.0.1 | Added LFD2NX support. |
1.0.0 | Preliminary release. |
The driver source code files are only compatible when SPI Enable Register attribute is unchecked.