AXI Register Slice

Description

The AXI Register Slice Core Connects one AXI Memory-Mapped Master to One AXI Memory-Mapped Slave Through a Set of Pipeline Registers, Typically to Break a Critical Timing Path. Features Supported:

Devices Supported

LIFCL, LFD2NX, LFMXO5, LFCPNX, LAV-AT, LN2-CT, ECP5, ECP5U, ECP5UM, ECP5UM5G, LatticeECP3

References

Revision History

1.1.0 IP Release Notes
1.0.0 Initial release.