2D Scaler IP Core

Description


The Lattice 2D Scaler IP Core converts incoming video frames of one size to outgoing video frames of a different size.
Its flexible architecture supports a wide variety of scaling algorithms. The highly-parameterized design takes
advantage of the embedded DSP blocks available in Lattice FPGAs. A simple I/O handshake makes the core suitable for
either streaming or bursty input video data. Coefficients may be set at compile time, or updated in system via a simple
memory interface. Dynamic zoom and pan functions are optionally provisioned at compile time.

Devices Supported

CrossLink-NX (LIFCL-40, LIFCL-33, LIFCL-17), Certus-NX (LFD2NX-40, LFD2NX-17, LFD2NX-9, LFD2NX-28), CertusPro-NX (LFCPNX-50, LFCPNX-100), MachXO5-NX (LFMXO5-25, LFMXO5-55T, LFMXO5-100T), Certus-NX-RT (UT24C40), CertusPro-NX-RT (UT24CP100)

References

Release Notes

1.3.0 IP Release Notes
1.2.0 Added LFMXO5, UT24C, and UT24CP support.
1.1.2 Enhanced coefficient memories path.
1.1.1 Added LIFCL-33 support.
1.1.0 Added LFCPNX support.
1.0.0 Initial release.